target config files: Fix whitespace issues.
Drop useless double-space occurences, drop trailing whitespace, and fix some other minor whitespace-related issues. Change-Id: I6b4c515492e2ee94dc25ef1fe4f51015a4bba8b5 Signed-off-by: Uwe Hermann <uwe@hermann-uwe.de> Signed-off-by: Spencer Oliver <spen@spen-soft.co.uk> Reviewed-on: http://openocd.zylin.com/137 Tested-by: jenkins
This commit is contained in:
committed by
Spencer Oliver
parent
17b546a900
commit
ca45e700b1
@@ -1,10 +1,10 @@
|
||||
#
|
||||
# Texas Instruments DaVinci family: TMS320DM355
|
||||
# Texas Instruments DaVinci family: TMS320DM355
|
||||
#
|
||||
if { [info exists CHIPNAME] } {
|
||||
set _CHIPNAME $CHIPNAME
|
||||
set _CHIPNAME $CHIPNAME
|
||||
} else {
|
||||
set _CHIPNAME dm355
|
||||
set _CHIPNAME dm355
|
||||
}
|
||||
|
||||
# TI boards default to EMU0/EMU1 *high* -- ARM and ETB are *disabled*
|
||||
@@ -18,12 +18,12 @@ set EMU01 "-disable"
|
||||
source [find target/icepick.cfg]
|
||||
|
||||
#
|
||||
# Also note: when running without RTCK before the PLLs are set up, you
|
||||
# Also note: when running without RTCK before the PLLs are set up, you
|
||||
# may need to slow the JTAG clock down quite a lot (under 2 MHz).
|
||||
#
|
||||
|
||||
# Subsidiary TAP: ARM ETB11, with scan chain for 4K of ETM trace buffer
|
||||
if { [info exists ETB_TAPID ] } {
|
||||
if { [info exists ETB_TAPID] } {
|
||||
set _ETB_TAPID $ETB_TAPID
|
||||
} else {
|
||||
set _ETB_TAPID 0x2b900f0f
|
||||
@@ -33,7 +33,7 @@ jtag configure $_CHIPNAME.etb -event tap-enable \
|
||||
"icepick_c_tapenable $_CHIPNAME.jrc 1"
|
||||
|
||||
# Subsidiary TAP: ARM926ejs with scan chains for ARM Debug, EmbeddedICE-RT, ETM.
|
||||
if { [info exists CPU_TAPID ] } {
|
||||
if { [info exists CPU_TAPID] } {
|
||||
set _CPU_TAPID $CPU_TAPID
|
||||
} else {
|
||||
set _CPU_TAPID 0x07926001
|
||||
@@ -43,7 +43,7 @@ jtag configure $_CHIPNAME.arm -event tap-enable \
|
||||
"icepick_c_tapenable $_CHIPNAME.jrc 0"
|
||||
|
||||
# Primary TAP: ICEpick (JTAG route controller) and boundary scan
|
||||
if { [info exists JRC_TAPID ] } {
|
||||
if { [info exists JRC_TAPID] } {
|
||||
set _JRC_TAPID $JRC_TAPID
|
||||
} else {
|
||||
set _JRC_TAPID 0x0b73b02f
|
||||
@@ -81,7 +81,7 @@ dict set dm355 uart2 0x01e06000
|
||||
source [find target/davinci.cfg]
|
||||
|
||||
################
|
||||
# GDB target: the ARM, using SRAM1 for scratch. SRAM0 (also 16K)
|
||||
# GDB target: the ARM, using SRAM1 for scratch. SRAM0 (also 16K)
|
||||
# and the ETB memory (4K) are other options, while trace is unused.
|
||||
set _TARGETNAME $_CHIPNAME.arm
|
||||
|
||||
|
||||
Reference in New Issue
Block a user